Repository logo
 
Publication

Worst-case Stall Analysis for Multicore Architectures with Two Memory Controllers

dc.contributor.authorAli Awan, Muhammad
dc.contributor.authorSouto, Pedro F.
dc.contributor.authorBletsas, Konstantinos
dc.contributor.authorÅkesson, Benny
dc.contributor.authorTovar, Eduardo
dc.date.accessioned2018-11-29T17:14:16Z
dc.date.available2018-11-29T17:14:16Z
dc.date.issued2018
dc.description.abstractIn multicore architectures, there is potential for contention between cores when accessing shared resources, such as system memory. Such contention scenarios are challenging to accurately analyse, from a worst-case timing perspective. One way of making memory contention in multicores more amenable to timing analysis is the use of memory regulation mechanisms. It restricts the number of accesses performed by any given core over time by using periodically replenished per-core budgets. Typically, this assumes that all cores access memory via a single shared memory controller. However, ever-increasing bandwidth requirements have brought about architectures with multiple memory controllers. These control accesses to different memory regions and are potentially shared among all cores. While this presents an opportunity to satisfy bandwidth requirements, existing analysis designed for a single memory controller are no longer safe. This work formulates a worst-case memory stall analysis for a memory-regulated multicore with two memory controllers. This stall analysis can be integrated into the schedulability analysis of systems under fixed-priority partitioned scheduling. Five heuristics for assigning tasks and memory budgets to cores in a stall-cognisant manner are also proposed. We experimentally quantify the cost in terms of extra stall for letting all cores benefit from the memory space offered by both controllers, and also evaluate the five heuristics for different system characteristics.pt_PT
dc.description.versioninfo:eu-repo/semantics/publishedVersionpt_PT
dc.identifier.doi10.4230/LIPIcs.ECRTS.2018.2pt_PT
dc.identifier.issn1868-8969
dc.identifier.urihttp://hdl.handle.net/10400.22/12323
dc.language.isoengpt_PT
dc.peerreviewedyespt_PT
dc.publisherSchloss Dagstuhl - Leibniz-Zentrum für Informatikpt_PT
dc.relation.publisherversionhttp://drops.dagstuhl.de/opus/volltexte/2018/9002/pt_PT
dc.subjectMultiple memory controllerspt_PT
dc.subjectMemory regulationpt_PT
dc.subjectMulticorept_PT
dc.titleWorst-case Stall Analysis for Multicore Architectures with Two Memory Controllerspt_PT
dc.typeconference object
dspace.entity.typePublication
oaire.citation.conferencePlaceBarcelona, Spainpt_PT
oaire.citation.endPage2:22pt_PT
oaire.citation.startPage2:1pt_PT
oaire.citation.title2018 30th Euromicro Conference on Real-Time Systems (ECRTS) Proceedingspt_PT
oaire.citation.volume106pt_PT
person.familyNameTovar
person.givenNameEduardo
person.identifier.ciencia-id6017-8881-11E8
person.identifier.orcid0000-0001-8979-3876
person.identifier.scopus-author-id7006312557
rcaap.rightsopenAccesspt_PT
rcaap.typeconferenceObjectpt_PT
relation.isAuthorOfPublication80b63d8a-2e6d-484e-af3c-55849d0cb65e
relation.isAuthorOfPublication.latestForDiscovery80b63d8a-2e6d-484e-af3c-55849d0cb65e

Files

Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
COM11_CISTER_2018_LIPIcs-ECRTS.pdf
Size:
656.71 KB
Format:
Adobe Portable Document Format
License bundle
Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: