Repository logo
 
Loading...
Thumbnail Image
Publication

Memory Controllers for Mixed-Time-Criticality Systems

Use this identifier to reference this record.
Name:Description:Size:Format: 
LIV_CISTER_2016.pdf6.04 MBAdobe PDF Download

Advisor(s)

Abstract(s)

This book discusses the design and performance analysis of SDRAM controllers that cater to both real-time and best-effort applications, i.e. mixed-time-criticality memory controllers. The authors describe the state of the art, and then focus on an architecture template for reconfigurable memory controllers that addresses effectively the quickly evolving set of SDRAM standards, in terms of worst-case timing and power analysis, as well as implementation. A prototype implementation of the controller in SystemC and synthesizable VHDL for an FPGA development board are used as a proof of concept of the architecture template.

Description

Keywords

Circuits and Systems Processor Architectures Electronics and Microelectronics Instrumentation

Citation

Research Projects

Organizational Units

Journal Issue