Repository logo
 
Publication

Schedulability Analysis for Global Fixed-Priority Scheduling of the 3-Phase Task Model

dc.contributor.authorMaia, Cláudio
dc.contributor.authorNelissen, Geoffrey
dc.contributor.authorNogueira, Luís Miguel
dc.contributor.authorPinho, Luís Miguel
dc.contributor.authorGracia Pérez, Daniel
dc.date.accessioned2017-08-28T14:11:21Z
dc.date.available2017-08-28T14:11:21Z
dc.date.issued2017
dc.descriptionPresented at 23rd IEEE International Conference on Embedded and Real-Time Computing Systems and Applications (RTCSA 2017). Hsinchu, Taiwan.pt_PT
dc.description.abstractScheduling real-time applications on general purpose multicore platforms is a challenging problem from a timing analysis perspective. Such platforms expose uncontrolled sources of interference whenever concurrent accesses to memory are performed. The non-deterministic bus and memory access behavior complicates the estimations of applications’ worst-case execution times (WCET). The 3-phase task model seems a good candidate to circumvent the uncontrolled sources of interference by isolating concurrent memory accesses. A task is divided in three successive phases; first, the task loads its instruction and data in a local memory, then it executes non-preemptively using those pre-loaded instructions and data, and finally, the modified data are pushed back to main memory. Following this execution model, tasks never access the bus during their execution phase. Instead, all the bus accesses are performed during the first and third phases. In this paper, we focus on the global fixed-priority scheduling of the 3-phase task model. A new schedulability test is derived by modelling the interference happening on the bus rather than the interference on the cores as in the state-ot-the-art techniques. The effectiveness of the test is evaluated by comparing it against the state-of-the-art.pt_PT
dc.description.versioninfo:eu-repo/semantics/publishedVersionpt_PT
dc.identifier.doi10.1109/RTCSA.2017.8046313pt_PT
dc.identifier.urihttp://hdl.handle.net/10400.22/10206
dc.language.isoengpt_PT
dc.peerreviewedyespt_PT
dc.relation.ispartofseriesRTCSA;2017
dc.titleSchedulability Analysis for Global Fixed-Priority Scheduling of the 3-Phase Task Modelpt_PT
dc.typeconference object
dspace.entity.typePublication
oaire.citation.conferencePlaceHsinchu, Taiwanpt_PT
oaire.citation.title23rd IEEE International Conference on Embedded and Real-Time Computing Systems and Applicationspt_PT
person.familyNamePinho
person.givenNameLuis Miguel
person.identifier.ciencia-id8112-2108-F3B2
person.identifier.orcid0000-0001-6888-1340
person.identifier.ridM-3416-2013
person.identifier.scopus-author-id6602594556
rcaap.rightsopenAccesspt_PT
rcaap.typeconferenceObjectpt_PT
relation.isAuthorOfPublicationfd791145-af93-47d9-bbe8-647a326d2f39
relation.isAuthorOfPublication.latestForDiscoveryfd791145-af93-47d9-bbe8-647a326d2f39

Files

Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
COM_CISTER_2017.pdf
Size:
832.61 KB
Format:
Adobe Portable Document Format
License bundle
Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: