Name: | Description: | Size: | Format: | |
---|---|---|---|---|
317.75 KB | Adobe PDF |
Advisor(s)
Abstract(s)
This paper presents two evolutionary schemes and a swarm intelligence algorithm for the design of combinational logic circuits. A Genetic and a Memetic schemes as the evolutionary algorithms. The Particle Swarm Optimization as the swarm algorithm. The fitness function used in these three algorithms is sequential, that is, divided in two parts. The first part of the fitness function f1 evaluates the circuit functionality, while the second part f2 deals with the circuit complexity. The experiments consist in applying the algorithms in the design of two arithmetic circuits: the one-bit full adder and the one-bit full subtractor. We also present a scalability analysis using the parity checker family of circuits.
Description
Keywords
Evolutionary computation Logic circuits Particle swarm optimization Algorithm design and analysis