Repository logo
 
Publication

Partitioning and Analysis of the Network-on-Chip on a COTS Many-Core Platform

dc.contributor.authorBecker, Matthias
dc.contributor.authorNikolic, Borislav
dc.contributor.authorDasari, Dakshina
dc.contributor.authorÅkesson, Benny
dc.contributor.authorNélis, Vincent
dc.contributor.authorBehnam, Moris
dc.contributor.authorNolte, Thomas
dc.date.accessioned2017-05-18T11:06:46Z
dc.date.available2017-05-18T11:06:46Z
dc.date.issued2017
dc.description24th IEEE Real-Time and Embedded Technology and Applications Symposium (RTAS 2017). Pittsburgh, U.S.A..pt_PT
dc.description.abstractMany-core processors can provide the computational power required by future complex embedded systems. However, their adoption is not trivial, since several sources of interference on COTS many-core platforms have adverse effects on the resulting performance. One main source of performance degradation is the contention on the Network-on-Chip, which is used for communication among the compute cores via the offchip memory. Available analysis techniques for the traversal time of messages on the NoC do not consider many of the architectural features found on COTS platforms. In this work, we target a state-of-the-art many-core processor, the Kalray MPPA. A novel partitioning strategy for reducing the contention on the NoC is proposed. Further, we present an analysis technique dedicated to the proposed partitioning strategy, which considers all architectural features of the COTS NoC. Additionally, it is shown how to configure the parameters for flow-regulation on the NoC, such that the Worst-Case Traversal Time (WCTT) is minimal and buffers never overflow. The benefits of our approach are evaluated based on extensive experiments that show that contention is significantly reduced compared to the unconstrained case, while the proposed analysis outperforms a state-of-the-art analysis for the same platform. An industrial case study shows the tightness of the proposed analysis.pt_PT
dc.description.versioninfo:eu-repo/semantics/publishedVersionpt_PT
dc.identifier.doi10.1109/RTAS.2017.32pt_PT
dc.identifier.urihttp://hdl.handle.net/10400.22/9837
dc.language.isoengpt_PT
dc.peerreviewedyespt_PT
dc.publisherInstitute of Electrical and Electronics Engineerspt_PT
dc.relationParallel SOftware framework for time-CRitical mAny-core sysTEmS
dc.relation.ispartofseriesRTAS;2017
dc.subjectMany-core processorspt_PT
dc.subjectEmbedded systemspt_PT
dc.titlePartitioning and Analysis of the Network-on-Chip on a COTS Many-Core Platformpt_PT
dc.typeconference object
dspace.entity.typePublication
oaire.awardTitleParallel SOftware framework for time-CRitical mAny-core sysTEmS
oaire.awardURIinfo:eu-repo/grantAgreement/EC/FP7/611016/EU
oaire.citation.conferencePlacePittsburgh, U.S.A.pt_PT
oaire.citation.title24th IEEE Real-Time and Embedded Technology and Applications Symposium (RTAS 2017)pt_PT
oaire.fundingStreamFP7
project.funder.identifierhttp://doi.org/10.13039/501100008530
project.funder.nameEuropean Commission
rcaap.rightsopenAccesspt_PT
rcaap.typeconferenceObjectpt_PT
relation.isProjectOfPublication88e3c263-adf4-4fb5-bb99-418ffe5993ed
relation.isProjectOfPublication.latestForDiscovery88e3c263-adf4-4fb5-bb99-418ffe5993ed

Files

Original bundle
Now showing 1 - 1 of 1
No Thumbnail Available
Name:
COM_CISTER_2017.pdf
Size:
538.95 KB
Format:
Adobe Portable Document Format
License bundle
Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: