Repository logo
 
Publication

Mode-Controlled Data-Flow Modeling of Real-Time Memory Controllers

dc.contributor.authorLi, Yonghui
dc.contributor.authorSalunkhe, Hrishikesh
dc.contributor.authorBastos, João
dc.contributor.authorMoreira, Orlando
dc.contributor.authorÅkesson, Benny
dc.contributor.authorGoossens, Kees
dc.date.accessioned2015-11-06T14:19:24Z
dc.date.available2015-11-06T14:19:24Z
dc.date.issued2015
dc.descriptionAccepted in 13th IEEE Symposium on Embedded Systems for Real-Time Multimedia (ESTIMedia 2015), Amsterdam, Netherlands.pt_PT
dc.description.abstractSDRAM is a shared resource in modern multi-core platforms executing multiple real-time (RT) streaming applications. It is crucial to analyze the minimum guaranteed SDRAM bandwidth to ensure that the requirements of the RT streaming applications are always satisfied. However, deriving the worst-case bandwidth (WCBW) is challenging because of the diverse memory traffic with variable transaction sizes. In fact, existing RT memory controllers either do not efficiently support variable transaction sizes or do not provide an analysis to tightly bound WCBW in their presence. We propose a new mode-controlled data-flow (MCDF) model to capture the command scheduling dependencies of memory transactions with variable sizes. The WCBW can be obtained by employing an existing tool to automatically analyze our MCDF model rather than using existing static analysis techniques, which in contrast to our model are hard to extend to cover different RT memory controllers. Moreover, the MCDF analysis can exploit static information about known transaction sequences provided by the applications or by the memory arbiter. Experimental results show that 77% improvement of WCBW can be achieved compared to the case without known transaction sequences. In addition, the results demonstrate that the proposed MCDF model outperforms state-of-the-art analysis approaches and improves the WCBW by 22% without known transaction sequences.pt_PT
dc.identifier.urihttp://hdl.handle.net/10400.22/6832
dc.language.isoengpt_PT
dc.relationUID/CEC/04234/2013 (CISTER Research Centre)pt_PT
dc.relationARTEMIS/0001/2013 - JU grant nr. 621429 (EMC2)pt_PT
dc.relationARTEMIS/0004/2013 - JU grant nr. 621353 (DEWI, www.dewi-project.eu)pt_PT
dc.relation.ispartofseriesESTIMedia;2015
dc.titleMode-Controlled Data-Flow Modeling of Real-Time Memory Controllerspt_PT
dc.typeconference object
dspace.entity.typePublication
oaire.citation.conferencePlace13th IEEE Symposium on Embedded Systems for Real-Time Multimedia (ESTIMedia 2015), Amsterdam, Netherlandspt_PT
rcaap.rightsopenAccesspt_PT
rcaap.typeconferenceObjectpt_PT

Files

Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
COM_CISTER_2015.pdf
Size:
2.72 MB
Format:
Adobe Portable Document Format
License bundle
Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: